Full metadata record

DC Field Value Language
dc.contributor.authorKim, SangHyeon-
dc.contributor.authorIkku, Yuki-
dc.contributor.authorYokoyama, Masafumi-
dc.contributor.authorNakane, Ryosho-
dc.contributor.authorLi, Jian-
dc.contributor.authorKao, Yung-Chung-
dc.contributor.authorTakenaka, Mitsuru-
dc.contributor.authorTakagi, Shinichi-
dc.date.accessioned2024-01-20T09:30:43Z-
dc.date.available2024-01-20T09:30:43Z-
dc.date.created2021-09-04-
dc.date.issued2014-07-28-
dc.identifier.issn0003-6951-
dc.identifier.urihttps://pubs.kist.re.kr/handle/201004/126575-
dc.description.abstractHeterogeneous integration of III-V devices on Si wafers have been explored for realizing high device performance as well as merging electrical and photonic applications on the Si platform. Existing methodologies have unavoidable drawbacks such as inferior device quality or high cost in comparison with the current Si-based technology. In this paper, we present InGaAs-on-insulator (-OI) fabrication from an InGaAs layer grown on a Si donor wafer with a III-V buffer layer instead of growth on a InP donor wafer. This technology allows us to yield large wafer size scalability of III-V-OI layers up to the Si wafer size of 300 mm with a high film quality and low cost. The high film quality has been confirmed by Raman and photoluminescence spectra. In addition, the fabricated InGaAs-OI transistors exhibit the high electron mobility of 1700 cm(2)/V s and uniform distribution of the leakage current, indicating high layer quality with low defect density. (C) 2014 AIP Publishing LLC.-
dc.languageEnglish-
dc.publisherAMER INST PHYSICS-
dc.subjectSI-
dc.subjectSILICON-
dc.subjectSEMICONDUCTOR-
dc.subjectINTEGRATION-
dc.subjectMOSFETS-
dc.subjectCHANNEL-
dc.subjectS/D-
dc.titleDirect wafer bonding technology for large-scale InGaAs-on-insulator transistors-
dc.typeArticle-
dc.identifier.doi10.1063/1.4891493-
dc.description.journalClass1-
dc.identifier.bibliographicCitationAPPLIED PHYSICS LETTERS, v.105, no.4-
dc.citation.titleAPPLIED PHYSICS LETTERS-
dc.citation.volume105-
dc.citation.number4-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.identifier.wosid000341152600085-
dc.identifier.scopusid2-s2.0-84905053576-
dc.relation.journalWebOfScienceCategoryPhysics, Applied-
dc.relation.journalResearchAreaPhysics-
dc.type.docTypeArticle-
dc.subject.keywordPlusSI-
dc.subject.keywordPlusSILICON-
dc.subject.keywordPlusSEMICONDUCTOR-
dc.subject.keywordPlusINTEGRATION-
dc.subject.keywordPlusMOSFETS-
dc.subject.keywordPlusCHANNEL-
dc.subject.keywordPlusS/D-
Appears in Collections:
KIST Article > 2014
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE