Gate-bias dependence of low-frequency noise in poly-Si thin-film transistors

Authors
Han, IKLee, JILee, MBChang, SKKim, EK
Issue Date
2004-12
Publisher
KOREAN PHYSICAL SOC
Citation
JOURNAL OF THE KOREAN PHYSICAL SOCIETY, v.45, pp.S949 - S954
Abstract
In this report, existing models for low-frequency excess electrical noise in poly-Si thin-film transistors are scrutinized and a new model is proposed, in particular, for larg-grain poly-crystalline thin-film transistors. Major noise sources are considered to be located in the grain boundary region, and the grain boundary is modeled as two independent Schottky diodes connected face-to-face. As the gate bias increases, the grain boundary barrier height decreases and the conduction and therefore the noise generation in the grain bulk region become important. Therefore, at low gate bias, grain boundary plays an important role in conduction and noise generation, and at high bias, the number fluctuation involving the oxide traps leading to flat band fluctuation ('unified model' for crystalline-Si MOSFETs) will dominate the noise generation. We calculated the critical gate bias (or barrier height) that severs these two different noise generation regimes. Recently reported experimental results are explained by using this model.
Keywords
1/F NOISE; BARRIER HEIGHT; POLYCRYSTALLINE; MODEL; LASER; SPECTROSCOPY; DEGRADATION; STATES; 1/F NOISE; BARRIER HEIGHT; POLYCRYSTALLINE; MODEL; LASER; SPECTROSCOPY; DEGRADATION; STATES; polycrystalline-silicon thin-film transistors; low-frequency noise; number fluctuation; thermal activation; tunneling; barrier height
ISSN
0374-4884
URI
https://pubs.kist.re.kr/handle/201004/137010
Appears in Collections:
KIST Article > 2004
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE