Full metadata record

DC Field Value Language
dc.contributor.authorLee, Subin-
dc.contributor.authorKim, Seong Kwang-
dc.contributor.authorHan, Jae-Hoon-
dc.contributor.authorSong, Jin Dong-
dc.contributor.authorJun, Dong-Hwan-
dc.contributor.authorKim, Sang-Hyeon-
dc.date.accessioned2024-01-19T19:01:10Z-
dc.date.available2024-01-19T19:01:10Z-
dc.date.created2021-09-05-
dc.date.issued2019-11-
dc.identifier.issn0741-3106-
dc.identifier.urihttps://pubs.kist.re.kr/handle/201004/119387-
dc.description.abstractIII-V materials can be a very good channel candidate for monolithic 3D (M3D) integration due to the potential of high-performance and lower process temperature as compared with Si, since a low process temperature is crucial to avoid degradation of bottom devices. For III-V M3D integration, material transfer techniques are important, and such processes should be enabled by low process costs on a large wafer scale. In this study, we propose an InGaAs channel transfer technique by wafer bonding, epitaxial lift-off and III-V layers grown on Si substrate. Effective mobility of fabricated MOS HEMTs using transferred InGaAs layer was 1.3 times higher than that of Si MOSFETs. The proposing channel transfer technique would be useful for M3D integration because it provides wafer scalability, cost-effectiveness, back-gate biasing, and etc.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleEpitaxial Lift-Off Technology for Large Size III-V-on-Insulator Substrate-
dc.typeArticle-
dc.identifier.doi10.1109/LED.2019.2944155-
dc.description.journalClass1-
dc.identifier.bibliographicCitationIEEE ELECTRON DEVICE LETTERS, v.40, no.11, pp.1732 - 1735-
dc.citation.titleIEEE ELECTRON DEVICE LETTERS-
dc.citation.volume40-
dc.citation.number11-
dc.citation.startPage1732-
dc.citation.endPage1735-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.identifier.wosid000496192600007-
dc.identifier.scopusid2-s2.0-85074523892-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalResearchAreaEngineering-
dc.type.docTypeArticle-
dc.subject.keywordAuthorSilicon-
dc.subject.keywordAuthorHEMTs-
dc.subject.keywordAuthorMODFETs-
dc.subject.keywordAuthorIndium gallium arsenide-
dc.subject.keywordAuthorSubstrates-
dc.subject.keywordAuthorFabrication-
dc.subject.keywordAuthorLogic gates-
dc.subject.keywordAuthorMonolithic 3D integration-
dc.subject.keywordAuthorInGaAs-
dc.subject.keywordAuthorIII-V-
dc.subject.keywordAuthorMOS HEMTs-
dc.subject.keywordAuthorInGaAs-OI-
dc.subject.keywordAuthorwafer bonding-
Appears in Collections:
KIST Article > 2019
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE