Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Shin, Hae-A-Seul | - |
dc.contributor.author | Kim, Byoung-Joon | - |
dc.contributor.author | Kim, Ju-Heon | - |
dc.contributor.author | Hwang, Sung-Hwan | - |
dc.contributor.author | Budiman, Arief Suriadi | - |
dc.contributor.author | Son, Ho-Young | - |
dc.contributor.author | Byun, Kwang-Yoo | - |
dc.contributor.author | Tamura, Nobumichi | - |
dc.contributor.author | Kunz, Martin | - |
dc.contributor.author | Kim, Dong-Ik | - |
dc.contributor.author | Joo, Young-Chang | - |
dc.date.accessioned | 2024-01-20T15:03:07Z | - |
dc.date.available | 2024-01-20T15:03:07Z | - |
dc.date.created | 2021-09-05 | - |
dc.date.issued | 2012-04 | - |
dc.identifier.issn | 0361-5235 | - |
dc.identifier.uri | https://pubs.kist.re.kr/handle/201004/129369 | - |
dc.description.abstract | The microstructural evolution of Cu through-silicon vias (TSVs) during thermal annealing was investigated by analyzing the Cu microstructure and the effects of twin boundaries and stress in the TSV. The Cu TSV had two regions with different grain sizes between the center and the edge with a random Cu texture before and after annealing. The grain size of large grains was almost unchanged after annealing, and the abrupt grain growth was restricted by the twin boundaries due to their structural stability. However, microvoids and cracks in the Cu TSV were observed after annealing. These defects were formed by the stress concentration among Cu grains. After defects were formed, the stress level of the TSV was decreased after annealing. | - |
dc.language | English | - |
dc.publisher | SPRINGER | - |
dc.subject | INTEGRATION | - |
dc.subject | TECHNOLOGY | - |
dc.title | Microstructure Evolution and Defect Formation in Cu Through-Silicon Vias (TSVs) During Thermal Annealing | - |
dc.type | Article | - |
dc.identifier.doi | 10.1007/s11664-012-1943-7 | - |
dc.description.journalClass | 1 | - |
dc.identifier.bibliographicCitation | JOURNAL OF ELECTRONIC MATERIALS, v.41, no.4, pp.712 - 719 | - |
dc.citation.title | JOURNAL OF ELECTRONIC MATERIALS | - |
dc.citation.volume | 41 | - |
dc.citation.number | 4 | - |
dc.citation.startPage | 712 | - |
dc.citation.endPage | 719 | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.identifier.wosid | 000301040300015 | - |
dc.identifier.scopusid | 2-s2.0-84862815488 | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalWebOfScienceCategory | Materials Science, Multidisciplinary | - |
dc.relation.journalWebOfScienceCategory | Physics, Applied | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalResearchArea | Materials Science | - |
dc.relation.journalResearchArea | Physics | - |
dc.type.docType | Article | - |
dc.subject.keywordPlus | INTEGRATION | - |
dc.subject.keywordPlus | TECHNOLOGY | - |
dc.subject.keywordAuthor | Through-silicon via (TSV) | - |
dc.subject.keywordAuthor | copper | - |
dc.subject.keywordAuthor | microstructure | - |
dc.subject.keywordAuthor | twin | - |
dc.subject.keywordAuthor | stress | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.