Full metadata record

DC Field Value Language
dc.contributor.authorShin, Hae-A-Seul-
dc.contributor.authorKim, Byoung-Joon-
dc.contributor.authorKim, Ju-Heon-
dc.contributor.authorHwang, Sung-Hwan-
dc.contributor.authorBudiman, Arief Suriadi-
dc.contributor.authorSon, Ho-Young-
dc.contributor.authorByun, Kwang-Yoo-
dc.contributor.authorTamura, Nobumichi-
dc.contributor.authorKunz, Martin-
dc.contributor.authorKim, Dong-Ik-
dc.contributor.authorJoo, Young-Chang-
dc.date.accessioned2024-01-20T15:03:07Z-
dc.date.available2024-01-20T15:03:07Z-
dc.date.created2021-09-05-
dc.date.issued2012-04-
dc.identifier.issn0361-5235-
dc.identifier.urihttps://pubs.kist.re.kr/handle/201004/129369-
dc.description.abstractThe microstructural evolution of Cu through-silicon vias (TSVs) during thermal annealing was investigated by analyzing the Cu microstructure and the effects of twin boundaries and stress in the TSV. The Cu TSV had two regions with different grain sizes between the center and the edge with a random Cu texture before and after annealing. The grain size of large grains was almost unchanged after annealing, and the abrupt grain growth was restricted by the twin boundaries due to their structural stability. However, microvoids and cracks in the Cu TSV were observed after annealing. These defects were formed by the stress concentration among Cu grains. After defects were formed, the stress level of the TSV was decreased after annealing.-
dc.languageEnglish-
dc.publisherSPRINGER-
dc.subjectINTEGRATION-
dc.subjectTECHNOLOGY-
dc.titleMicrostructure Evolution and Defect Formation in Cu Through-Silicon Vias (TSVs) During Thermal Annealing-
dc.typeArticle-
dc.identifier.doi10.1007/s11664-012-1943-7-
dc.description.journalClass1-
dc.identifier.bibliographicCitationJOURNAL OF ELECTRONIC MATERIALS, v.41, no.4, pp.712 - 719-
dc.citation.titleJOURNAL OF ELECTRONIC MATERIALS-
dc.citation.volume41-
dc.citation.number4-
dc.citation.startPage712-
dc.citation.endPage719-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.identifier.wosid000301040300015-
dc.identifier.scopusid2-s2.0-84862815488-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalWebOfScienceCategoryMaterials Science, Multidisciplinary-
dc.relation.journalWebOfScienceCategoryPhysics, Applied-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalResearchAreaMaterials Science-
dc.relation.journalResearchAreaPhysics-
dc.type.docTypeArticle-
dc.subject.keywordPlusINTEGRATION-
dc.subject.keywordPlusTECHNOLOGY-
dc.subject.keywordAuthorThrough-silicon via (TSV)-
dc.subject.keywordAuthorcopper-
dc.subject.keywordAuthormicrostructure-
dc.subject.keywordAuthortwin-
dc.subject.keywordAuthorstress-
Appears in Collections:
KIST Article > 2012
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE