Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kuk, Song-Hyeon | - |
dc.contributor.author | Han, Jae-Hoon | - |
dc.contributor.author | Kim, Bong Ho | - |
dc.contributor.author | Kim, Junpyo | - |
dc.contributor.author | Kim, Sang-Hyeon | - |
dc.date.accessioned | 2024-01-12T02:46:40Z | - |
dc.date.available | 2024-01-12T02:46:40Z | - |
dc.date.created | 2023-08-02 | - |
dc.date.issued | 2023-05 | - |
dc.identifier.issn | 2330-7978 | - |
dc.identifier.uri | https://pubs.kist.re.kr/handle/201004/76462 | - |
dc.description.abstract | Recently the demand for higher drain current and scalable gate stack thickness arises for next-generation 3D NAND flash, due to the physical limit of cells and stacked layers over 1,000. While the N-channel ferroelectric field-effect-transistor (n-FEFET) has been studied to overcome the limit, it brings the critical reliability issue due to parasitic electron trapping during the program and read, which degrades retention, endurance and induces disturbance and cell failure. We show the feasibility of 2-bit multi-level-cell (MLC) p-channel FEFET (p-FEFET) for (embedded) NAND flash memory application. P-FEFET intrinsically has higher on-current than n-FEFET. It is due to the absence of hole trapping, which leads to ferroelectric charge boosting at the channel. Other properties (retention, disturbance, etc) also show that p-FEFET has remarkably improved electrical characteristics when it is targeted for NAND flash, rather than n-FEFET. Finally, we propose a strategy for engineering the p-FENAND device. | - |
dc.language | English | - |
dc.publisher | IEEE | - |
dc.title | Proposal of P-Channel FE NAND with High Drain Current and Feasible Disturbance for Next Generation 3D NAND | - |
dc.type | Conference | - |
dc.identifier.doi | 10.1109/IMW56887.2023.10145967 | - |
dc.description.journalClass | 1 | - |
dc.identifier.bibliographicCitation | 15th IEEE International Memory Workshop (IMW), pp.117 - 120 | - |
dc.citation.title | 15th IEEE International Memory Workshop (IMW) | - |
dc.citation.startPage | 117 | - |
dc.citation.endPage | 120 | - |
dc.citation.conferencePlace | US | - |
dc.citation.conferencePlace | Monterey, CA | - |
dc.citation.conferenceDate | 2023-05-21 | - |
dc.relation.isPartOf | 2023 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW | - |
dc.identifier.wosid | 001013930200030 | - |
dc.identifier.scopusid | 2-s2.0-85163305965 | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.