Full metadata record

DC Field Value Language
dc.contributor.authorLim, Hyeong-Rak-
dc.contributor.authorKim, Seong Kwang-
dc.contributor.authorHan, Jae-Hoon-
dc.contributor.authorKim, Hansung-
dc.contributor.authorGeum, Dae-Myeong-
dc.contributor.authorLee, Yun-Joong-
dc.contributor.authorJu, Byeong-Kwon-
dc.contributor.authorKim, Hyung-Jun-
dc.contributor.authorKim, Sanghyeon-
dc.date.accessioned2024-01-19T19:30:24Z-
dc.date.available2024-01-19T19:30:24Z-
dc.date.created2021-09-05-
dc.date.issued2019-09-
dc.identifier.issn0741-3106-
dc.identifier.urihttps://pubs.kist.re.kr/handle/201004/119613-
dc.description.abstractIn this letter, we have fabricated Ge-on-insulator (Ge-OI) junctionless (JL) n-MOSFETs via wafer bonding and epitaxial lift-off (ELO) techniques. We have evaluated the electrical characteristics of Ge-OI JL n-MOSFETs with different thickness of Ge channel carefully thinned by the digital etching. Furthermore, the impact of bottom-gate biasing on the Ge-OI JL n-MOSFET devices with different Ge channel thicknesses has been demonstrated. High effective electron mobility (mu(eff)) of 160 cm(2)/V.s was obtained from a Ge-OI JL n-MOSFET with an 18 nm-thick Ge channel and subthreshold slope (S.S.) of 230 mV/dec was extracted on an even thinner 10-nm-thick Ge-OI JL n-MOSFET. Also, due to the stronger coupling between the channel and bottom-gate, we demonstrated higher Vth tunability and improvement of mu(eff) by bottom-gate biasing.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.subjectMOBILITY-
dc.titleImpact of Bottom-Gate Biasing on Implant-Free Junctionless Ge-on- Insulator n-MOSFETs-
dc.typeArticle-
dc.identifier.doi10.1109/LED.2019.2931410-
dc.description.journalClass1-
dc.identifier.bibliographicCitationIEEE ELECTRON DEVICE LETTERS, v.40, no.9, pp.1362 - 1365-
dc.citation.titleIEEE ELECTRON DEVICE LETTERS-
dc.citation.volume40-
dc.citation.number9-
dc.citation.startPage1362-
dc.citation.endPage1365-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.identifier.wosid000483014600005-
dc.identifier.scopusid2-s2.0-85083680964-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalResearchAreaEngineering-
dc.type.docTypeArticle-
dc.subject.keywordPlusMOBILITY-
dc.subject.keywordAuthorGe MOSFETs-
dc.subject.keywordAuthorGe-OI-
dc.subject.keywordAuthorGe-on-Insulator-
dc.subject.keywordAuthorjunctionless MOSFETs-
dc.subject.keywordAuthorwafer bonding-
dc.subject.keywordAuthorepitaxial lift-off-
Appears in Collections:
KIST Article > 2019
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE