Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Lim, Hyeong-Rak | - |
dc.contributor.author | Kim, Seong Kwang | - |
dc.contributor.author | Han, Jae-Hoon | - |
dc.contributor.author | Kim, Hansung | - |
dc.contributor.author | Geum, Dae-Myeong | - |
dc.contributor.author | Lee, Yun-Joong | - |
dc.contributor.author | Ju, Byeong-Kwon | - |
dc.contributor.author | Kim, Hyung-Jun | - |
dc.contributor.author | Kim, Sanghyeon | - |
dc.date.accessioned | 2024-01-19T19:30:24Z | - |
dc.date.available | 2024-01-19T19:30:24Z | - |
dc.date.created | 2021-09-05 | - |
dc.date.issued | 2019-09 | - |
dc.identifier.issn | 0741-3106 | - |
dc.identifier.uri | https://pubs.kist.re.kr/handle/201004/119613 | - |
dc.description.abstract | In this letter, we have fabricated Ge-on-insulator (Ge-OI) junctionless (JL) n-MOSFETs via wafer bonding and epitaxial lift-off (ELO) techniques. We have evaluated the electrical characteristics of Ge-OI JL n-MOSFETs with different thickness of Ge channel carefully thinned by the digital etching. Furthermore, the impact of bottom-gate biasing on the Ge-OI JL n-MOSFET devices with different Ge channel thicknesses has been demonstrated. High effective electron mobility (mu(eff)) of 160 cm(2)/V.s was obtained from a Ge-OI JL n-MOSFET with an 18 nm-thick Ge channel and subthreshold slope (S.S.) of 230 mV/dec was extracted on an even thinner 10-nm-thick Ge-OI JL n-MOSFET. Also, due to the stronger coupling between the channel and bottom-gate, we demonstrated higher Vth tunability and improvement of mu(eff) by bottom-gate biasing. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.subject | MOBILITY | - |
dc.title | Impact of Bottom-Gate Biasing on Implant-Free Junctionless Ge-on- Insulator n-MOSFETs | - |
dc.type | Article | - |
dc.identifier.doi | 10.1109/LED.2019.2931410 | - |
dc.description.journalClass | 1 | - |
dc.identifier.bibliographicCitation | IEEE ELECTRON DEVICE LETTERS, v.40, no.9, pp.1362 - 1365 | - |
dc.citation.title | IEEE ELECTRON DEVICE LETTERS | - |
dc.citation.volume | 40 | - |
dc.citation.number | 9 | - |
dc.citation.startPage | 1362 | - |
dc.citation.endPage | 1365 | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.identifier.wosid | 000483014600005 | - |
dc.identifier.scopusid | 2-s2.0-85083680964 | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalResearchArea | Engineering | - |
dc.type.docType | Article | - |
dc.subject.keywordPlus | MOBILITY | - |
dc.subject.keywordAuthor | Ge MOSFETs | - |
dc.subject.keywordAuthor | Ge-OI | - |
dc.subject.keywordAuthor | Ge-on-Insulator | - |
dc.subject.keywordAuthor | junctionless MOSFETs | - |
dc.subject.keywordAuthor | wafer bonding | - |
dc.subject.keywordAuthor | epitaxial lift-off | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.