Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Jeon, Dae-Young | - |
dc.contributor.author | Park, So Jeong | - |
dc.contributor.author | Mouis, Mireille | - |
dc.contributor.author | Barraud, Sylvain | - |
dc.contributor.author | Kim, Gyu-Tae | - |
dc.contributor.author | Ghibaudo, Gerard | - |
dc.date.accessioned | 2024-01-19T22:01:48Z | - |
dc.date.available | 2024-01-19T22:01:48Z | - |
dc.date.created | 2021-09-03 | - |
dc.date.issued | 2018-09 | - |
dc.identifier.issn | 0741-3106 | - |
dc.identifier.uri | https://pubs.kist.re.kr/handle/201004/120982 | - |
dc.description.abstract | Junction less transistors (JLTs) without PN-junctions near the source/drain are promising candidates for further development of CMOS technology. The Si thickness of tri-gate JLTs is crucial to understand their unique electrical properties related to bulk neutral and surface accumulation conduction. A simple method based on a unique operation mechanism is suggested for extraction of t(si) from measurements on tri-gate JLTs. The method was successfully applied to fabricated tri-gate JLTs and the extracted t(si) values were comparable with those of transmission electron microscopy. Furthermore, the validity of the method was confirmed by 2-D numerical simulation. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.subject | NANOWIRE TRANSISTORS | - |
dc.subject | CHANNEL WIDTH | - |
dc.title | A Simple Method for Estimation of Silicon Film Thickness in T-Gate Junction less Transistors | - |
dc.type | Article | - |
dc.identifier.doi | 10.1109/LED.2018.2857623 | - |
dc.description.journalClass | 1 | - |
dc.identifier.bibliographicCitation | IEEE ELECTRON DEVICE LETTERS, v.39, no.9, pp.1282 - 1285 | - |
dc.citation.title | IEEE ELECTRON DEVICE LETTERS | - |
dc.citation.volume | 39 | - |
dc.citation.number | 9 | - |
dc.citation.startPage | 1282 | - |
dc.citation.endPage | 1285 | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.identifier.wosid | 000443054700003 | - |
dc.identifier.scopusid | 2-s2.0-85050204994 | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalResearchArea | Engineering | - |
dc.type.docType | Article | - |
dc.subject.keywordPlus | NANOWIRE TRANSISTORS | - |
dc.subject.keywordPlus | CHANNEL WIDTH | - |
dc.subject.keywordAuthor | Junctionless transistors (JLTs) | - |
dc.subject.keywordAuthor | Si thickness (t(si)) | - |
dc.subject.keywordAuthor | bulk neutral channel | - |
dc.subject.keywordAuthor | surface accumulation channel | - |
dc.subject.keywordAuthor | method for parameter extraction | - |
dc.subject.keywordAuthor | numerical simulation | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.