Full metadata record

DC Field Value Language
dc.contributor.authorJeon, Dae-Young-
dc.contributor.authorPark, So Jeong-
dc.contributor.authorMouis, Mireille-
dc.contributor.authorBarraud, Sylvain-
dc.contributor.authorKim, Gyu-Tae-
dc.contributor.authorGhibaudo, Gerard-
dc.date.accessioned2024-01-19T22:01:48Z-
dc.date.available2024-01-19T22:01:48Z-
dc.date.created2021-09-03-
dc.date.issued2018-09-
dc.identifier.issn0741-3106-
dc.identifier.urihttps://pubs.kist.re.kr/handle/201004/120982-
dc.description.abstractJunction less transistors (JLTs) without PN-junctions near the source/drain are promising candidates for further development of CMOS technology. The Si thickness of tri-gate JLTs is crucial to understand their unique electrical properties related to bulk neutral and surface accumulation conduction. A simple method based on a unique operation mechanism is suggested for extraction of t(si) from measurements on tri-gate JLTs. The method was successfully applied to fabricated tri-gate JLTs and the extracted t(si) values were comparable with those of transmission electron microscopy. Furthermore, the validity of the method was confirmed by 2-D numerical simulation.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.subjectNANOWIRE TRANSISTORS-
dc.subjectCHANNEL WIDTH-
dc.titleA Simple Method for Estimation of Silicon Film Thickness in T-Gate Junction less Transistors-
dc.typeArticle-
dc.identifier.doi10.1109/LED.2018.2857623-
dc.description.journalClass1-
dc.identifier.bibliographicCitationIEEE ELECTRON DEVICE LETTERS, v.39, no.9, pp.1282 - 1285-
dc.citation.titleIEEE ELECTRON DEVICE LETTERS-
dc.citation.volume39-
dc.citation.number9-
dc.citation.startPage1282-
dc.citation.endPage1285-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.identifier.wosid000443054700003-
dc.identifier.scopusid2-s2.0-85050204994-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalResearchAreaEngineering-
dc.type.docTypeArticle-
dc.subject.keywordPlusNANOWIRE TRANSISTORS-
dc.subject.keywordPlusCHANNEL WIDTH-
dc.subject.keywordAuthorJunctionless transistors (JLTs)-
dc.subject.keywordAuthorSi thickness (t(si))-
dc.subject.keywordAuthorbulk neutral channel-
dc.subject.keywordAuthorsurface accumulation channel-
dc.subject.keywordAuthormethod for parameter extraction-
dc.subject.keywordAuthornumerical simulation-
Appears in Collections:
KIST Article > 2018
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE