Full metadata record

DC Field Value Language
dc.contributor.authorKim, Sang-Hyeon-
dc.contributor.authorKim, Seong-Kwang-
dc.contributor.authorShim, Jae-Phil-
dc.contributor.authorGeum, Dae-Myeong-
dc.contributor.authorJu, Gunwu-
dc.contributor.authorKim, Han-Sung-
dc.contributor.authorLim, Hee-Jeong-
dc.contributor.authorLim, Hyeong-Rak-
dc.contributor.authorHan, Jae-Hoon-
dc.contributor.authorLee, Subin-
dc.contributor.authorKim, Ho-Sung-
dc.contributor.authorBidenko, Pavlo-
dc.contributor.authorKang, Chang-Mo-
dc.contributor.authorLee, Dong-Seon-
dc.contributor.authorSong, Jin-Dong-
dc.contributor.authorChoi, Won Jun-
dc.contributor.authorKim, Hyung-Jun-
dc.date.accessioned2024-01-19T23:00:19Z-
dc.date.available2024-01-19T23:00:19Z-
dc.date.created2021-09-03-
dc.date.issued2018-05-
dc.identifier.issn2168-6734-
dc.identifier.urihttps://pubs.kist.re.kr/handle/201004/121402-
dc.description.abstractMonolithic 3-D integration has emerged as a promising technological solution for traditional transistor scaling limitations and interconnection bottleneck. The challenge we must overcome is a processing temperature limit for top side devices in order to ensure proper performance of bottom side devices. To solve this problem, we developed a low temperature III-V and Ge layer stacking process using wafer bonding and epitaxial lift-off, since these materials can be processed at a low temperature and provide extended opportunity/functionality (sensor, display, analog, RF, etc.) via heterogeneous integration. In this paper, we discuss technology for integrating III-V and Ge materials and its applicability to CMOS, thin film photodiodes, mid-infrared photonics platforms, and MicroLED display integration for creating the ultimate 3-D chip of the future.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.subjectSI SUBSTRATE-
dc.subjectMIDINFRARED PHOTONICS-
dc.subjectSILICON-
dc.subjectFABRICATION-
dc.titleHeterogeneous Integration Toward a Monolithic 3-D Chip Enabled by III-V and Ge Materials-
dc.typeArticle-
dc.identifier.doi10.1109/JEDS.2018.2802840-
dc.description.journalClass1-
dc.identifier.bibliographicCitationIEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, v.6, no.1, pp.579 - 587-
dc.citation.titleIEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY-
dc.citation.volume6-
dc.citation.number1-
dc.citation.startPage579-
dc.citation.endPage587-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.identifier.wosid000435505000006-
dc.identifier.scopusid2-s2.0-85041506010-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalResearchAreaEngineering-
dc.type.docTypeArticle-
dc.subject.keywordPlusSI SUBSTRATE-
dc.subject.keywordPlusMIDINFRARED PHOTONICS-
dc.subject.keywordPlusSILICON-
dc.subject.keywordPlusFABRICATION-
dc.subject.keywordAuthorHeterogeneous integration-
dc.subject.keywordAuthormonolithic 3D-
dc.subject.keywordAuthorsequential 3D-
dc.subject.keywordAuthorlayer transfer-
dc.subject.keywordAuthorwafer bonding-
dc.subject.keywordAuthorepitaxial lift-off-
dc.subject.keywordAuthorIII-V-OI-
dc.subject.keywordAuthorGOI-
dc.subject.keywordAuthorthin film PD-
dc.subject.keywordAuthormid-IR photonics-
dc.subject.keywordAuthormicroLED-
Appears in Collections:
KIST Article > 2018
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE