Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kim, Sang-Hyeon | - |
dc.contributor.author | Kim, Seong-Kwang | - |
dc.contributor.author | Shim, Jae-Phil | - |
dc.contributor.author | Geum, Dae-Myeong | - |
dc.contributor.author | Ju, Gunwu | - |
dc.contributor.author | Kim, Han-Sung | - |
dc.contributor.author | Lim, Hee-Jeong | - |
dc.contributor.author | Lim, Hyeong-Rak | - |
dc.contributor.author | Han, Jae-Hoon | - |
dc.contributor.author | Lee, Subin | - |
dc.contributor.author | Kim, Ho-Sung | - |
dc.contributor.author | Bidenko, Pavlo | - |
dc.contributor.author | Kang, Chang-Mo | - |
dc.contributor.author | Lee, Dong-Seon | - |
dc.contributor.author | Song, Jin-Dong | - |
dc.contributor.author | Choi, Won Jun | - |
dc.contributor.author | Kim, Hyung-Jun | - |
dc.date.accessioned | 2024-01-19T23:00:19Z | - |
dc.date.available | 2024-01-19T23:00:19Z | - |
dc.date.created | 2021-09-03 | - |
dc.date.issued | 2018-05 | - |
dc.identifier.issn | 2168-6734 | - |
dc.identifier.uri | https://pubs.kist.re.kr/handle/201004/121402 | - |
dc.description.abstract | Monolithic 3-D integration has emerged as a promising technological solution for traditional transistor scaling limitations and interconnection bottleneck. The challenge we must overcome is a processing temperature limit for top side devices in order to ensure proper performance of bottom side devices. To solve this problem, we developed a low temperature III-V and Ge layer stacking process using wafer bonding and epitaxial lift-off, since these materials can be processed at a low temperature and provide extended opportunity/functionality (sensor, display, analog, RF, etc.) via heterogeneous integration. In this paper, we discuss technology for integrating III-V and Ge materials and its applicability to CMOS, thin film photodiodes, mid-infrared photonics platforms, and MicroLED display integration for creating the ultimate 3-D chip of the future. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.subject | SI SUBSTRATE | - |
dc.subject | MIDINFRARED PHOTONICS | - |
dc.subject | SILICON | - |
dc.subject | FABRICATION | - |
dc.title | Heterogeneous Integration Toward a Monolithic 3-D Chip Enabled by III-V and Ge Materials | - |
dc.type | Article | - |
dc.identifier.doi | 10.1109/JEDS.2018.2802840 | - |
dc.description.journalClass | 1 | - |
dc.identifier.bibliographicCitation | IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, v.6, no.1, pp.579 - 587 | - |
dc.citation.title | IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY | - |
dc.citation.volume | 6 | - |
dc.citation.number | 1 | - |
dc.citation.startPage | 579 | - |
dc.citation.endPage | 587 | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.identifier.wosid | 000435505000006 | - |
dc.identifier.scopusid | 2-s2.0-85041506010 | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalResearchArea | Engineering | - |
dc.type.docType | Article | - |
dc.subject.keywordPlus | SI SUBSTRATE | - |
dc.subject.keywordPlus | MIDINFRARED PHOTONICS | - |
dc.subject.keywordPlus | SILICON | - |
dc.subject.keywordPlus | FABRICATION | - |
dc.subject.keywordAuthor | Heterogeneous integration | - |
dc.subject.keywordAuthor | monolithic 3D | - |
dc.subject.keywordAuthor | sequential 3D | - |
dc.subject.keywordAuthor | layer transfer | - |
dc.subject.keywordAuthor | wafer bonding | - |
dc.subject.keywordAuthor | epitaxial lift-off | - |
dc.subject.keywordAuthor | III-V-OI | - |
dc.subject.keywordAuthor | GOI | - |
dc.subject.keywordAuthor | thin film PD | - |
dc.subject.keywordAuthor | mid-IR photonics | - |
dc.subject.keywordAuthor | microLED | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.