Full metadata record

DC Field Value Language
dc.contributor.authorZhang, Gang-
dc.contributor.authorRa, Chang Ho-
dc.contributor.authorLi, Hua-Min-
dc.contributor.authorShen, Tian-zi-
dc.contributor.authorCheong, Byung-ki-
dc.contributor.authorYoo, Won Jong-
dc.date.accessioned2024-01-20T18:05:09Z-
dc.date.available2024-01-20T18:05:09Z-
dc.date.created2021-09-05-
dc.date.issued2010-11-
dc.identifier.issn0018-9383-
dc.identifier.urihttps://pubs.kist.re.kr/handle/201004/130952-
dc.description.abstractThis paper proposes a modified engineered-potential-well (MW) for NAND flash memory application. The MW was formed by using a transitional SiO2/SiOxNy-TiOxNy tunnel barrier, a trap-rich TiO2 trapping layer, and an abrupt SiO2 block barrier. The transitional tunnel barrier shrinks to enhance the tunneling of carriers during programming/erasing (P/E) and extends to suppress charge loss during data retention. Deep-level transient spectroscopy suggests that this tunnel barrier has few shallow traps after a N-2 + O-2 thermal treatment, and the TiO2 trapping layer has deep electron traps. With the variable tunnel barrier and deep electron traps, the MW device showed promising performance in fast programming (< mu s) at low-voltage operation (7-10 MV/cm), good P/E endurance (> 10(6) P/E cycles), large threshold voltage window (Delta V-th =similar to 6 V), as well as improved data retention at 125 degrees C.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.subjectDEVICES-
dc.subjectTRAPS-
dc.subjectLAYER-
dc.titleModified Potential Well Formed by Si/SiO2/TiN/TiO2/SiO2/TaN for Flash Memory Application-
dc.typeArticle-
dc.identifier.doi10.1109/TED.2010.2066200-
dc.description.journalClass1-
dc.identifier.bibliographicCitationIEEE TRANSACTIONS ON ELECTRON DEVICES, v.57, no.11, pp.2794 - 2800-
dc.citation.titleIEEE TRANSACTIONS ON ELECTRON DEVICES-
dc.citation.volume57-
dc.citation.number11-
dc.citation.startPage2794-
dc.citation.endPage2800-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.identifier.wosid000283446600002-
dc.identifier.scopusid2-s2.0-78049318900-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalWebOfScienceCategoryPhysics, Applied-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalResearchAreaPhysics-
dc.type.docTypeArticle-
dc.subject.keywordPlusDEVICES-
dc.subject.keywordPlusTRAPS-
dc.subject.keywordPlusLAYER-
dc.subject.keywordAuthorFlash memory-
dc.subject.keywordAuthormodified engineered-potential-well (MW)-
dc.subject.keywordAuthorTiO2 trapping layer-
Appears in Collections:
KIST Article > 2010
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE