Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Zhang, Gang | - |
dc.contributor.author | Ra, Chang Ho | - |
dc.contributor.author | Li, Hua-Min | - |
dc.contributor.author | Shen, Tian-zi | - |
dc.contributor.author | Cheong, Byung-ki | - |
dc.contributor.author | Yoo, Won Jong | - |
dc.date.accessioned | 2024-01-20T18:05:09Z | - |
dc.date.available | 2024-01-20T18:05:09Z | - |
dc.date.created | 2021-09-05 | - |
dc.date.issued | 2010-11 | - |
dc.identifier.issn | 0018-9383 | - |
dc.identifier.uri | https://pubs.kist.re.kr/handle/201004/130952 | - |
dc.description.abstract | This paper proposes a modified engineered-potential-well (MW) for NAND flash memory application. The MW was formed by using a transitional SiO2/SiOxNy-TiOxNy tunnel barrier, a trap-rich TiO2 trapping layer, and an abrupt SiO2 block barrier. The transitional tunnel barrier shrinks to enhance the tunneling of carriers during programming/erasing (P/E) and extends to suppress charge loss during data retention. Deep-level transient spectroscopy suggests that this tunnel barrier has few shallow traps after a N-2 + O-2 thermal treatment, and the TiO2 trapping layer has deep electron traps. With the variable tunnel barrier and deep electron traps, the MW device showed promising performance in fast programming (< mu s) at low-voltage operation (7-10 MV/cm), good P/E endurance (> 10(6) P/E cycles), large threshold voltage window (Delta V-th =similar to 6 V), as well as improved data retention at 125 degrees C. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.subject | DEVICES | - |
dc.subject | TRAPS | - |
dc.subject | LAYER | - |
dc.title | Modified Potential Well Formed by Si/SiO2/TiN/TiO2/SiO2/TaN for Flash Memory Application | - |
dc.type | Article | - |
dc.identifier.doi | 10.1109/TED.2010.2066200 | - |
dc.description.journalClass | 1 | - |
dc.identifier.bibliographicCitation | IEEE TRANSACTIONS ON ELECTRON DEVICES, v.57, no.11, pp.2794 - 2800 | - |
dc.citation.title | IEEE TRANSACTIONS ON ELECTRON DEVICES | - |
dc.citation.volume | 57 | - |
dc.citation.number | 11 | - |
dc.citation.startPage | 2794 | - |
dc.citation.endPage | 2800 | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.identifier.wosid | 000283446600002 | - |
dc.identifier.scopusid | 2-s2.0-78049318900 | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalWebOfScienceCategory | Physics, Applied | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalResearchArea | Physics | - |
dc.type.docType | Article | - |
dc.subject.keywordPlus | DEVICES | - |
dc.subject.keywordPlus | TRAPS | - |
dc.subject.keywordPlus | LAYER | - |
dc.subject.keywordAuthor | Flash memory | - |
dc.subject.keywordAuthor | modified engineered-potential-well (MW) | - |
dc.subject.keywordAuthor | TiO2 trapping layer | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.