Full metadata record

DC Field Value Language
dc.contributor.authorChen, Simin-
dc.contributor.authorAhn, Dae-Hwan-
dc.contributor.authorAn, Seong Ui-
dc.contributor.authorNoh, Tae Hyeon-
dc.contributor.authorKim, Younghyun-
dc.date.accessioned2024-05-30T09:30:19Z-
dc.date.available2024-05-30T09:30:19Z-
dc.date.created2024-05-30-
dc.date.issued2024-07-
dc.identifier.issn0374-4884-
dc.identifier.urihttps://pubs.kist.re.kr/handle/201004/149961-
dc.description.abstractIn this study, we propose a ferroelectric FET (FeFET) structure termed dual ferroelectric recessed channel FeFET (DF-RFeFET), employing metal-ferroelectric (FE)-metal-FE-metal-SiO2 interlayer (IL)-silicon (MFMFMIS) structures. The DF-RFeFET is aimed at enhancing the memory window (MW) for high-performance memory applications. TCAD simulations with calibrated FE parameters and device models reveal that the DF-RFeFET can achieve a larger MW thanks to the enhanced geometric advantage to offer a strong and localized electric field at the inner ferroelectrics near the gate metal's corner. Moreover, design guidelines for the DF-RFeFET are suggested, including adjusting the inner and outer ferroelectric layers' thickness ratio and the recessed channel depth. The effects of introducing a relatively low-k oxide intermediate layer between dual ferroelectric layers and high-k gate stacks of IL on the MW have also been investigated. Through structural optimization, the DF-RFeFET demonstrated a record MW value of 5.5 V among the previously reported Si FeFETs.-
dc.languageEnglish-
dc.publisher한국물리학회-
dc.titleTCAD simulation study of dual ferroelectric gate field-effect transistors with a recessed channel geometry for non-volatile memory applications-
dc.typeArticle-
dc.identifier.doi10.1007/s40042-024-01079-7-
dc.description.journalClass1-
dc.identifier.bibliographicCitationJournal of the Korean Physical Society, v.85, no.1, pp.47 - 55-
dc.citation.titleJournal of the Korean Physical Society-
dc.citation.volume85-
dc.citation.number1-
dc.citation.startPage47-
dc.citation.endPage55-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.description.journalRegisteredClasskci-
dc.identifier.kciidART003101304-
dc.identifier.wosid001226566300001-
dc.identifier.scopusid2-s2.0-85193530581-
dc.relation.journalWebOfScienceCategoryPhysics, Multidisciplinary-
dc.relation.journalResearchAreaPhysics-
dc.type.docTypeArticle-
dc.subject.keywordPlusNM-
dc.subject.keywordAuthorFerroelectric FETs (FeFETs)-
dc.subject.keywordAuthorRecessed channel-
dc.subject.keywordAuthorMFMIS-
Appears in Collections:
KIST Article > 2024
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE