Full metadata record
| DC Field | Value | Language | 
|---|---|---|
| dc.contributor.author | Chen, Simin | - | 
| dc.contributor.author | Ahn, Dae-Hwan | - | 
| dc.contributor.author | An, Seong Ui | - | 
| dc.contributor.author | Noh, Tae Hyeon | - | 
| dc.contributor.author | Kim, Younghyun | - | 
| dc.date.accessioned | 2024-05-30T09:30:19Z | - | 
| dc.date.available | 2024-05-30T09:30:19Z | - | 
| dc.date.created | 2024-05-30 | - | 
| dc.date.issued | 2024-07 | - | 
| dc.identifier.issn | 0374-4884 | - | 
| dc.identifier.uri | https://pubs.kist.re.kr/handle/201004/149961 | - | 
| dc.description.abstract | In this study, we propose a ferroelectric FET (FeFET) structure termed dual ferroelectric recessed channel FeFET (DF-RFeFET), employing metal-ferroelectric (FE)-metal-FE-metal-SiO2 interlayer (IL)-silicon (MFMFMIS) structures. The DF-RFeFET is aimed at enhancing the memory window (MW) for high-performance memory applications. TCAD simulations with calibrated FE parameters and device models reveal that the DF-RFeFET can achieve a larger MW thanks to the enhanced geometric advantage to offer a strong and localized electric field at the inner ferroelectrics near the gate metal's corner. Moreover, design guidelines for the DF-RFeFET are suggested, including adjusting the inner and outer ferroelectric layers' thickness ratio and the recessed channel depth. The effects of introducing a relatively low-k oxide intermediate layer between dual ferroelectric layers and high-k gate stacks of IL on the MW have also been investigated. Through structural optimization, the DF-RFeFET demonstrated a record MW value of 5.5 V among the previously reported Si FeFETs. | - | 
| dc.language | English | - | 
| dc.publisher | 한국물리학회 | - | 
| dc.title | TCAD simulation study of dual ferroelectric gate field-effect transistors with a recessed channel geometry for non-volatile memory applications | - | 
| dc.type | Article | - | 
| dc.identifier.doi | 10.1007/s40042-024-01079-7 | - | 
| dc.description.journalClass | 1 | - | 
| dc.identifier.bibliographicCitation | Journal of the Korean Physical Society, v.85, no.1, pp.47 - 55 | - | 
| dc.citation.title | Journal of the Korean Physical Society | - | 
| dc.citation.volume | 85 | - | 
| dc.citation.number | 1 | - | 
| dc.citation.startPage | 47 | - | 
| dc.citation.endPage | 55 | - | 
| dc.description.isOpenAccess | N | - | 
| dc.description.journalRegisteredClass | scie | - | 
| dc.description.journalRegisteredClass | scopus | - | 
| dc.description.journalRegisteredClass | kci | - | 
| dc.identifier.kciid | ART003101304 | - | 
| dc.identifier.wosid | 001226566300001 | - | 
| dc.identifier.scopusid | 2-s2.0-85193530581 | - | 
| dc.relation.journalWebOfScienceCategory | Physics, Multidisciplinary | - | 
| dc.relation.journalResearchArea | Physics | - | 
| dc.type.docType | Article | - | 
| dc.subject.keywordPlus | NM | - | 
| dc.subject.keywordAuthor | Ferroelectric FETs (FeFETs) | - | 
| dc.subject.keywordAuthor | Recessed channel | - | 
| dc.subject.keywordAuthor | MFMIS | - | 
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.