Reconfigurable thin-film transistors based on a parallel array of Si-nanowires
- Authors
- Jeon, Dae-Young; Park, So Jeong; Pregl, Sebastian; Mikolajick, Thomas; Weber, Walter M.
- Issue Date
- 2021-03-28
- Publisher
- AMER INST PHYSICS
- Citation
- JOURNAL OF APPLIED PHYSICS, v.129, no.12
- Abstract
- The implementation of advanced electronic devices in the fourth industrial revolution era can be achieved with bottom-up grown silicon nanowire (Si-NW) based transistors. Here, we have fabricated reconfigurable Schottky-barrier (SB) thin-film transistors (TFTs) consisting of a parallel array of bottom-up grown single-crystalline Si-NWs and investigated in detail their device length dependent electrical performance and transport mechanism with current-voltage transport-map, key electrical parameters, and numerical simulation. In particular, the effective extension length (L-ext_eff) limited significantly the overall conduction behavior of reconfigurable Si-NW SB-TFTs, such as ambipolarity, mobility, threshold voltage, and series resistance. This work provides important information for a better understanding of the physical operation of reconfigurable transistors with SB contacts and further optimization of their performance for implementing practical applications.
- Keywords
- Si nanowire; Reconfigurable thin-film transistors; ambipolar transistors; Schottky-barrier; current?voltage contour map
- ISSN
- 0021-8979
- URI
- https://pubs.kist.re.kr/handle/201004/117245
- DOI
- 10.1063/5.0036029
- Appears in Collections:
- KIST Article > 2021
- Files in This Item:
There are no files associated with this item.
- Export
- RIS (EndNote)
- XLS (Excel)
- XML
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.