Low-Subthreshold-Slope Asymmetric Double-Gate GaAs-on-Insulator Field-Effect-Transistors on Si

Authors
Kim, SangHyeonGeum, Dae-MyeongKim, Seong KwangKim, Hyung-JunSong, Jin DongChoi, Won Jun
Issue Date
2016-10
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Citation
IEEE ELECTRON DEVICE LETTERS, v.37, no.10, pp.1261 - 1263
Abstract
In this letter, we have demonstrated low-subthreshold-slope (SS) asymmetric double-gate (DG) GaAs-oninsulator field-effect-transistors (FETs) on Si substrates via wafer bonding and epitaxial liftoff techniques. We found that DG FETs show lower SS than single-gate FETs all over the range of the drain current. A minimum value of SS was 68 mV/decade, which is very close to the theoretical limit. In addition, the achieved SS value was a record-low among the reported GaAs transistors so far.
Keywords
CHANNEL; MOSFETS; SILICON; CHANNEL; MOSFETS; SILICON; GaAs FETs; double-gate; GaAS-OI; wafer bonding; epitaxial lift-off
ISSN
0741-3106
URI
https://pubs.kist.re.kr/handle/201004/123603
DOI
10.1109/LED.2016.2601081
Appears in Collections:
KIST Article > 2016
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE