An FPGA-based Parallel Hardware Architecture for Real-time Eye Detection
- Authors
- Kim, Dongkyun; Jung, Junhee; Thuy Tuong Nguyen; Kim, Daijin; Kim, Munsang; Kwon, Key Ho; Jeon, Jae Wook
- Issue Date
- 2012-06
- Publisher
- IEEK PUBLICATION CENTER
- Citation
- JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v.12, no.2, pp.150 - 161
- Abstract
- Eye detection is widely used in applications, such as face recognition, driver behavior analysis, and human-computer interaction. However, it is difficult to achieve real-time performance with software-based eye detection in an embedded environment. In this paper, we propose a parallel hardware architecture for real-time eye detection. We use the AdaBoost algorithm with modified census transform(MCT) to detect eyes on a face image. We parallelize part of the algorithm to speed up processing. Several downscaled pyramid images of the eye candidate region are generated in parallel using the input face image. We can detect the left and the right eye simultaneously using these downscaled images. The sequential data processing bottleneck caused by repetitive operation is removed by employing a pipelined parallel architecture. The proposed architecture is designed using Verilog HDL and implemented on a Virtex-5 FPGA for prototyping and evaluation. The proposed system can detect eyes within 0.15 ms in a VGA image.
- Keywords
- DEFORMABLE TEMPLATES; FEATURE-EXTRACTION; FACE DETECTION; TRACKING; DEFORMABLE TEMPLATES; FEATURE-EXTRACTION; FACE DETECTION; TRACKING; Eye detection; hardware architecture; FPGA; image processing; HDL
- ISSN
- 1598-1657
- URI
- https://pubs.kist.re.kr/handle/201004/129225
- DOI
- 10.5573/JSTS.2012.12.2.150
- Appears in Collections:
- KIST Article > 2012
- Files in This Item:
There are no files associated with this item.
- Export
- RIS (EndNote)
- XLS (Excel)
- XML
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.