Junction design for high performance backside-illuminated single photo avalanche diodes

Authors
Oh, Sun-HoKim, JongchaeJang, JaehyungLee, HanseungYi, SuhyunCho, HoonmooKim, NamilKwag, PyongsuGim, YongtaeKim, JongeunByun, KyungsuKim, MinkyuLee, SangyoungYoon, SeunghyunCho, AhyoungBaek, TaejunPark, SooyoungCho, KwangjunPark, EunsungLee, Myung-jaeKim, Kyung-doPark, WonjeCho, JuhyunJeong, HoesamOh, Hoon-SangSong, Changrock
Issue Date
2024-09
Publisher
IEEE
Citation
50th IEEE European Solid-State Electronics Research Conference (ESSERC), pp.325 - 328
Abstract
We fabricated a SPAD (Single Photon Avalanche Diode) array using 40 nm CMOS technology with 3D stacked backside-illuminated (BI) process. The optimization of the junction profile was conducted for two distinct SPAD pixel designs, incorporating N+/P well junctions to minimize dark noise while maximizing photon detection efficiency. Additionally, the influence of the guard ring on device performance was assessed. With the junction design with guard ring, we found it difficult to increase PDE (Photon Detection Efficiency) due to the strong trade-off between PDE and DCR (Dark Count Rate) while with the conventional junction design without guard, we could achieve the significantly a notable high PDE of 37% at 940 nm wavelength through the junction profile optimization work. In this work, we conclude that the simple junction design without guard structure is desirable for small pixel pitch SPAD devices in terms of achieving highly competitive SPAD device performance.
ISSN
1930-8833
URI
https://pubs.kist.re.kr/handle/201004/152284
DOI
10.1109/ESSERC62670.2024.10719528
Appears in Collections:
KIST Conference Paper > 2024
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE