Full metadata record

DC Field Value Language
dc.contributor.authorKuk, Song-Hyeon-
dc.contributor.authorKim, Bong Ho-
dc.contributor.authorPark, Youngkeun-
dc.contributor.authorKo, Kyul-
dc.contributor.authorHwang, Hyeon-Seong-
dc.contributor.authorCho, Byung Jin-
dc.contributor.authorHan, Jae-Hoon-
dc.contributor.authorKim, Sang-Hyeon-
dc.date.accessioned2025-06-18T03:00:11Z-
dc.date.available2025-06-18T03:00:11Z-
dc.date.created2025-06-13-
dc.date.issued2025-05-
dc.identifier.issn0018-9383-
dc.identifier.urihttps://pubs.kist.re.kr/handle/201004/152625-
dc.description.abstract3-D NAND flash cells with ferroelectric field-effect transistors (FEFETs) have gained significant attention due to emerging challenges in 3-D NAND technology. Although metal-insulator-ferroelectric-insulator-semiconductor (MIFIS) structures provide large memory windows (MWs), FEFET is still under extensive research and faces critical issues such as data retention, write endurance, disturbance, variability, scalability, gate stack thickness, write voltage, and thermal stability of FE-HfO2. Here, we propose a novel gate stack, metal-insulator-high k insulator-ferroelectric-insulator-semiconductor (MIKFIS) to address these challenges. The MIKFIS FEFET achieves a large MW of 12.2 V and demonstrates highly enhanced quad-level-cell (QLC) data retention at both 24 C-degrees and 85 C-degrees. Moreover, MIKFIS offers additional benefits, including reduced monoclinic-(m-) phase formation, reduced gate stack thickness, decreased equivalent oxide thickness (EOT), and enhanced FE switching. The origin of the superior retention of MIKFIS is investigated using a revised measurement technique developed to accurately extract polarization.-
dc.languageEnglish-
dc.publisherInstitute of Electrical and Electronics Engineers-
dc.titleSuperior QLC Retention Enhancement of a Large Memory Window FEFET Through Gate Stack Engineering-
dc.typeArticle-
dc.identifier.doi10.1109/TED.2025.3568755-
dc.description.journalClass1-
dc.identifier.bibliographicCitationIEEE Transactions on Electron Devices-
dc.citation.titleIEEE Transactions on Electron Devices-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.identifier.scopusid2-s2.0-105006894642-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalWebOfScienceCategoryPhysics, Applied-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalResearchAreaPhysics-
dc.type.docTypeArticle; Early Access-
dc.subject.keywordPlusSTRATEGIES-
dc.subject.keywordAuthorLogic gates-
dc.subject.keywordAuthorFeFETs-
dc.subject.keywordAuthorIron-
dc.subject.keywordAuthorHafnium compounds-
dc.subject.keywordAuthorSilicon compounds-
dc.subject.keywordAuthorThree-dimensional displays-
dc.subject.keywordAuthorThermal stability-
dc.subject.keywordAuthorFabrication-
dc.subject.keywordAuthorFlash memories-
dc.subject.keywordAuthorCapacitance-
dc.subject.keywordAuthorFerroelectric field-effect transistor (FEFET)-
dc.subject.keywordAuthorferroelectric HfO2-
dc.subject.keywordAuthorgate stack design-
dc.subject.keywordAuthorNAND flash-
Appears in Collections:
KIST Article > Others
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML

qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE