Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kuk, Song-Hyeon | - |
dc.contributor.author | Kim, Bong Ho | - |
dc.contributor.author | Park, Youngkeun | - |
dc.contributor.author | Ko, Kyul | - |
dc.contributor.author | Hwang, Hyeon-Seong | - |
dc.contributor.author | Cho, Byung Jin | - |
dc.contributor.author | Han, Jae-Hoon | - |
dc.contributor.author | Kim, Sang-Hyeon | - |
dc.date.accessioned | 2025-06-18T03:00:11Z | - |
dc.date.available | 2025-06-18T03:00:11Z | - |
dc.date.created | 2025-06-13 | - |
dc.date.issued | 2025-05 | - |
dc.identifier.issn | 0018-9383 | - |
dc.identifier.uri | https://pubs.kist.re.kr/handle/201004/152625 | - |
dc.description.abstract | 3-D NAND flash cells with ferroelectric field-effect transistors (FEFETs) have gained significant attention due to emerging challenges in 3-D NAND technology. Although metal-insulator-ferroelectric-insulator-semiconductor (MIFIS) structures provide large memory windows (MWs), FEFET is still under extensive research and faces critical issues such as data retention, write endurance, disturbance, variability, scalability, gate stack thickness, write voltage, and thermal stability of FE-HfO2. Here, we propose a novel gate stack, metal-insulator-high k insulator-ferroelectric-insulator-semiconductor (MIKFIS) to address these challenges. The MIKFIS FEFET achieves a large MW of 12.2 V and demonstrates highly enhanced quad-level-cell (QLC) data retention at both 24 C-degrees and 85 C-degrees. Moreover, MIKFIS offers additional benefits, including reduced monoclinic-(m-) phase formation, reduced gate stack thickness, decreased equivalent oxide thickness (EOT), and enhanced FE switching. The origin of the superior retention of MIKFIS is investigated using a revised measurement technique developed to accurately extract polarization. | - |
dc.language | English | - |
dc.publisher | Institute of Electrical and Electronics Engineers | - |
dc.title | Superior QLC Retention Enhancement of a Large Memory Window FEFET Through Gate Stack Engineering | - |
dc.type | Article | - |
dc.identifier.doi | 10.1109/TED.2025.3568755 | - |
dc.description.journalClass | 1 | - |
dc.identifier.bibliographicCitation | IEEE Transactions on Electron Devices | - |
dc.citation.title | IEEE Transactions on Electron Devices | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.identifier.scopusid | 2-s2.0-105006894642 | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalWebOfScienceCategory | Physics, Applied | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalResearchArea | Physics | - |
dc.type.docType | Article; Early Access | - |
dc.subject.keywordPlus | STRATEGIES | - |
dc.subject.keywordAuthor | Logic gates | - |
dc.subject.keywordAuthor | FeFETs | - |
dc.subject.keywordAuthor | Iron | - |
dc.subject.keywordAuthor | Hafnium compounds | - |
dc.subject.keywordAuthor | Silicon compounds | - |
dc.subject.keywordAuthor | Three-dimensional displays | - |
dc.subject.keywordAuthor | Thermal stability | - |
dc.subject.keywordAuthor | Fabrication | - |
dc.subject.keywordAuthor | Flash memories | - |
dc.subject.keywordAuthor | Capacitance | - |
dc.subject.keywordAuthor | Ferroelectric field-effect transistor (FEFET) | - |
dc.subject.keywordAuthor | ferroelectric HfO2 | - |
dc.subject.keywordAuthor | gate stack design | - |
dc.subject.keywordAuthor | NAND flash | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.