Impact of Bottom-Gate Biasing on Implant-Free Junctionless Ge-on- Insulator n-MOSFETs
- Authors
- Lim, Hyeong-Rak; Kim, Seong Kwang; Han, Jae-Hoon; Kim, Hansung; Geum, Dae-Myeong; Lee, Yun-Joong; Ju, Byeong-Kwon; Kim, Hyung-Jun; Kim, Sanghyeon
- Issue Date
- 2019-09
- Publisher
- IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
- Citation
- IEEE ELECTRON DEVICE LETTERS, v.40, no.9, pp.1362 - 1365
- Abstract
- In this letter, we have fabricated Ge-on-insulator (Ge-OI) junctionless (JL) n-MOSFETs via wafer bonding and epitaxial lift-off (ELO) techniques. We have evaluated the electrical characteristics of Ge-OI JL n-MOSFETs with different thickness of Ge channel carefully thinned by the digital etching. Furthermore, the impact of bottom-gate biasing on the Ge-OI JL n-MOSFET devices with different Ge channel thicknesses has been demonstrated. High effective electron mobility (mu(eff)) of 160 cm(2)/V.s was obtained from a Ge-OI JL n-MOSFET with an 18 nm-thick Ge channel and subthreshold slope (S.S.) of 230 mV/dec was extracted on an even thinner 10-nm-thick Ge-OI JL n-MOSFET. Also, due to the stronger coupling between the channel and bottom-gate, we demonstrated higher Vth tunability and improvement of mu(eff) by bottom-gate biasing.
- Keywords
- MOBILITY; MOBILITY; Ge MOSFETs; Ge-OI; Ge-on-Insulator; junctionless MOSFETs; wafer bonding; epitaxial lift-off
- ISSN
- 0741-3106
- URI
- https://pubs.kist.re.kr/handle/201004/119613
- DOI
- 10.1109/LED.2019.2931410
- Appears in Collections:
- KIST Article > 2019
- Files in This Item:
There are no files associated with this item.
- Export
- RIS (EndNote)
- XLS (Excel)
- XML
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.