Special memory mechanisms in SOI devices
- Authors
- Cristoloveanu, S.; Bawedin, M.; Navarro, C.; Chang, S.-J.; Wan, J.; Andrieu, F.; Le, Royer C.; Rodriguez, N.; Gamiz, F.; Zaslavsky, A.; Kim, Y.T.
- Issue Date
- 2015-05
- Publisher
- Electrochemical Society Inc.
- Citation
- Symposium on Advanced CMOS-Compatible Semiconductor Devices 17 - 227th ECS Meeting, pp.201 - 210
- Abstract
- Several types of floating-body capacitorless 1T-DRAM memory cells with planar SOI or multi-gate configuration are reviewed and compared. We show that 1T-DRAMs are also compatible with the 'unified memory' paradigm which aims at combining, within a single SOI transistor, volatile, nonvolatile and multiple-state memory functionalities. We focus on our recently proposed concepts (MSDRAM, A2RAM and Z2-FET), by addressing the device architecture and fabrication, operating mechanisms, and scaling issues. Experimental results together with numerical simulations indicate the directions for performance optimization. ? The Electrochemical Society.
- ISSN
- 1938-5862
- URI
- https://pubs.kist.re.kr/handle/201004/80277
- DOI
- 10.1149/06605.0201ecst
- Appears in Collections:
- KIST Conference Paper > 2015
- Files in This Item:
There are no files associated with this item.
- Export
- RIS (EndNote)
- XLS (Excel)
- XML
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.